Next | Query returned 74 messages, browsing 11 to 20 | Previous

History of commit frequency

CVS Commit History:


   2023-05-02 20:10:53 by Nikita | Files touched by this commit (3)
Log message:
lld, lldb, polly: restrict version in bl3 while we have 16 in wip
   2023-04-19 10:12:01 by Adam Ciarcinski | Files touched by this commit (2359) | Package updated
Log message:
revbump after textproc/icu update
   2023-02-15 09:04:42 by Havard Eidnes | Files touched by this commit (1)
Log message:
lldb: mark NetBSD-*-powerpc as not supported (until someone fixes it).

Stops wasting time trying (and failing) during a bulk build.
   2023-02-15 08:41:44 by Havard Eidnes | Files touched by this commit (1)
Log message:
lldb: convert to using atomic64.mk.

This brings the NetBSD/macppc build from 9% to 90%, at which point
it bombs out due to missing

lldb_private::process_netbsd::NativeRegisterContextNetBSD::CreateHostNativeRegis \ 
terContextNetBSD

which is apparently only implemented for amd64 and i386.
   2023-01-12 20:32:54 by Adam Ciarcinski | Files touched by this commit (15) | Package updated
Log message:
llvm: updated to 15.0.7

LLVM 15.0.7 is now available. This release is a bug-fix release and is API and \ 
ABI compatible with 15.0.0. If there are no major issues found with this \ 
release, then it will be the last 15.0.x release.
   2022-11-30 20:55:00 by Adam Ciarcinski | Files touched by this commit (19) | Package updated
Log message:
llvm: updated to 15.0.6

15.0.6
Bug fixes
   2022-11-23 17:21:30 by Adam Ciarcinski | Files touched by this commit (1878) | Package updated
Log message:
massive revision bump after textproc/icu update
   2022-11-16 21:53:59 by Adam Ciarcinski | Files touched by this commit (13) | Package updated
Log message:
llvm: updated to 15.0.5

LLVM 15.0.5 is now available. This release is a bug-fix release and is API and \ 
ABI compatible with 15.0.0. If there are no major issues found with this \ 
release, then it will be the last 15.0.x release.
   2022-11-14 19:46:40 by Adam Ciarcinski | Files touched by this commit (2)
Log message:
lldb: add missing patch
   2022-11-14 19:44:07 by Adam Ciarcinski | Files touched by this commit (50) | Package updated
Log message:
llvm: updated to 15.0.4

LLVM 15.0.4

Changes to the LLVM IR

LLVM now uses opaque pointers. This means that different pointer types like i8*, \ 
i32* or void()** are now represented as a single ptr type. See the linked \ 
document for migration instructions.
Renamed llvm.experimental.vector.extract intrinsic to llvm.vector.extract.
Renamed llvm.experimental.vector.insert intrinsic to llvm.vector.insert.
The constant expression variants of the following instructions have been removed:
extractvalue
insertvalue
udiv
sdiv
urem
srem
fadd
fsub
fmul
fdiv
frem
Added the support for fmax and fmin in atomicrmw instruction. The comparison is \ 
expected to match the behavior of llvm.maxnum.* and llvm.minnum.* respectively.
callbr instructions no longer use blockaddress arguments for labels. Instead, \ 
label constraints starting with ! refer directly to entries in the callbr \ 
indirect destination list.

Changes to building LLVM

Omitting CMAKE_BUILD_TYPE when using a single configuration generator is now an \ 
error. You now have to pass -DCMAKE_BUILD_TYPE=<type> in order to \ 
configure LLVM. This is done to help new users of LLVM select the correct type: \ 
since building LLVM in Debug mode is very resource intensive, we want to make \ 
sure that new users make the choice that lines up with their usage. We have also \ 
improved documentation around this setting that should help new users. You can \ 
find this documentation here.

Changes to Loop Optimizations

Loop interchange legality and cost model improvements

Changes to the AMDGPU Backend

8 and 16-bit atomic loads and stores are now supported

Changes to the ARM Backend

Added support for the Armv9-A, Armv9.1-A and Armv9.2-A architectures.
Added support for the Armv8.1-M PACBTI-M extension.
Added support for the Armv9-A, Armv9.1-A and Armv9.2-A architectures.
Added support for the Armv8.1-M PACBTI-M extension.
Removed the deprecation of ARMv8-A T32 Complex IT blocks. No deprecation \ 
warnings will be generated and -mrestrict-it is now always off by default. \ 
Previously it was on by default for Armv8 and off for all other architecture \ 
versions.
Added a pass to workaround Cortex-A57 Erratum 1742098 and Cortex-A72 Erratum \ 
1655431. This is enabled by default when targeting either CPU.
Implemented generation of Windows SEH unwind information.
Switched the MinGW target to use SEH instead of DWARF for unwind information.
Added support for the Cortex-M85 CPU.
Added support for a new -mframe-chain=(none|aapcs|aapcs+leaf) command-line \ 
option, which controls the generation of AAPCS-compliant Frame Records.

Changes to the DirectX Backend

DirectX has been added as an experimental target. Specify \ 
-DLLVM_EXPERIMENTAL_TARGETS_TO_BUILD=DirectX in your CMake configuration to \ 
enable it. The target is not packaged in pre-built binaries.
The DirectX backend supports the dxil architecture which is based on LLVM 3.6 IR \ 
encoded as bitcode and is the format used for DirectX GPU Shader programs.

Changes to the PowerPC Backend

Common PowerPC improvements: * Add a new post instruction selection pass to \ 
generate CTR loops. * Add SSE4 and BMI compatible intrinsics implementation. * \ 
Supported 16-byte lock free atomics on PowerPC8 and up. * Supported atomic \ 
load/store for pointer types. * Supported stack size larger than 2G * Add \ 
__builtin_min/__builtin_max/__abs builtins. * Code generation improvements for \ 
splat load/vector shuffle/mulli, etc. * Emit VSX instructions for vector loads \ 
and stores regardless of alignment. * The mcpu=future has its own ISA now \ 
(FutureISA). * Added the ppc-set-dscr option to set the Data Stream Control \ 
Register (DSCR). * Bug fixes.

AIX improvements: * Supported 64 bit XCOFF for integrated-as path. * Supported \ 
X86-compatible vector intrinsics. * Program code csect default alignment now is \ 
32-byte. * Supported auxiliary header in integrated-as path. * Improved alias \ 
symbol handling.

Changes to the RISC-V Backend

A RISCVRedundantCopyElimination pass was added to remove unnecessary zero copies.
A RISC-V specific CodeGenPrepare pass was added.
The machine outliner was enabled by default for RISC-V at -Oz. Additionally, the \ 
newly introduced RISCVMakeCompressible pass will make modify instructions prior \ 
to emission at -Oz in order to increase opportunities for the compression with \ 
the RISC-V C extension.
Various bug fixes and improvements to code generation for the RISC-V vector \ 
extensions.
Various improvements were made to RISC-V specific optimisation passes such as \ 
RISCVSExtWRemoval and RISCVMergeBaseOffset.
llc now computes the target ABI based on the target architecture using the same \ 
logic as Clang if not explicit ABI is given.
generic is now recognized as a valid CPU name and is mapped to generic-rv32 or \ 
generic-rv64 depending on the target triple.
Support for the experimental Zvfh extension was added, enabling half-precision \ 
floating point in vectors.
Support for the Zihintpause (Pause Hint) extension.
Assembler and disassembler support for the Zfinx and Zdinx (float / double in \ 
integer register) extensions.
Assembler and disassembler support for the Zicbom, Zicboz, and Zicbop cache \ 
management operation extensions.
Support for the Zmmul extension (a subextension of the M extension, adding \ 
multiplication instructions only).
Assembler and disassembler support for the hypervisor extension and for the \ 
Sinval supervisor memory-management extension.

Changes to the X86 Backend

Support half type on SSE2 and above targets following X86 psABI.
Support rdpru instruction on Zen2 and above targets.
During this release, half type has an ABI breaking change to provide the support \ 
for the ABI of _Float16 type on SSE2 and above following X86 psABI. (D107082)

The change may affect the current use of half includes (but is not limited to):

Frontends generating half type in function passing and/or returning arguments.
Downstream runtimes providing any half conversion builtins assuming the old ABI.
Projects built with LLVM 15.0 but using early versions of compiler-rt.
When you find failures with half type, check the calling conversion of the code \ 
and switch it to the new ABI.

Changes to the LLVM tools

(Experimental) llvm-symbolizer now has --filter-markup to filter Symbolizer \ 
Markup into human-readable form.
llvm-objcopy has removed support for the legacy zlib-gnu format.
llvm-objcopy now allows --set-section-flags src=... --rename-section src=tst. \ 
--add-section=.foo1=... --rename-section=.foo1=.foo2 now adds .foo1 instead of \ 
.foo2.
New features supported on AIX for llvm-ar:
AIX big-format archive write operation (D123949)
A new object mode option, -X , to specify the type of object file llvm-ar should \ 
operate upon (D127864)
Read global symbols of AIX big archive (D124865)
New options supported for llvm-nm:
-X, to specify the type of object file that llvm-nm should examine (D118193)
--export-symbols, to create a list of symbols to export (D112735)
The LLVM gold plugin now ignores bitcode from the .llvmbc section of ELF files \ 
when doing LTO. https://github.com/llvm/llvm-project/issues/47216
llvm-objcopy now supports 32 bit XCOFF.
llvm-objdump: improved assembly printing for XCOFF.
llc now parses code-model attribute from input file.

Changes to LLDB

The “memory region” command now has a “–all” option to list all memory \ 
regions (including unmapped ranges). This is the equivalent of using address 0 \ 
then repeating the command until all regions have been listed.
Added “–show-tags” option to the “memory find” command. This is off by \ 
default. When enabled, if the target value is found in tagged memory, the tags \ 
for that memory will be shown inline with the memory contents.
Various memory related parts of LLDB have been updated to handle non-address \ 
bits (such as AArch64 pointer signatures):
“memory read”, “memory write” and “memory find” can now be used with \ 
addresses with non-address bits.
All the read and write memory methods on SBProccess and SBTarget can be used \ 
with addreses with non-address bits.
When printing a pointer expression, LLDB can now dereference the result even if \ 
it has non-address bits.
The memory cache now ignores non-address bits when looking up memory locations. \ 
This prevents us reading locations multiple times, or not writing out new values \ 
if the addresses have different non-address bits.
LLDB now supports reading memory tags from AArch64 Linux core files.
LLDB now supports the gnu debuglink section for reading debug information from a \ 
separate file on Windows
LLDB now allows selecting the C++ ABI to use on Windows (between Itanium, used \ 
for MingW, and MSVC) via the plugin.object-file.pe-coff.abi setting. In Windows \ 
builds of LLDB, this defaults to the style used for LLVM’s default target.

Other Changes

The code for the LLVM Visual Studio integration has been removed. This had been \ 
obsolete and abandoned since Visual Studio started including an integration by \ 
default in 2019.
Added the unwinder, personality, and helper functions for exception handling on \ 
AIX. (D100132) (D100504)
PGO on AIX: A new implementation that requires linker support \ 
(__start_SECTION/__stop_SECTION symbols) available on AIX 7.2 TL5 SP4 and AIX \ 
7.3 TL0 SP2.

Next | Query returned 74 messages, browsing 11 to 20 | Previous