Path to this page:
./
cad/iverilog,
Verilog simulation and synthesis tool (stable release version)
Branch: pkgsrc-2020Q3,
Version: 10.1.1,
Package name: iverilog-10.1.1,
Maintainer: dmcmahillIcarus Verilog is intended to compile ALL of the Verilog HDL as described in
the IEEE-1364 standard. Of course, it's not quite there yet. It does currently
handle a mix of structural and behavioral constructs.
Icarus Verilog is not aimed at being a simulator in the traditional sense, but
a compiler that generates code employed by back-end tools.
Master sites:
SHA1: 7f4cead8cabb90cc4525951357c43866ca710749
RMD160: 77c933b712ab027b13a81e3eead7ee4f565741b7
Filesize: 1645.435 KB
Version history: (Expand)
- (2020-10-09) Package added to pkgsrc.se, version iverilog-10.1.1 (created)